74HC109 IC – (SMD Package) – Dual J-K Positive-Edge-Triggered Flip-Flops IC (74109 IC)

The 74HC109 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The nJ and nK inputs control the state changes of the flip-flops as described in the mode select function table. The nJ and nK inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by connecting the nJ and nK inputs together. Inputs include clamp diodes. It enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. 

SKU: RW-02494

Apple Shopping Event

Hurry and get discounts on all Apple devices up to 20%

Sale_coupon_15

25.96

Inclusive of GST

0 People watching this product now!
  • Pick up from the Robotwala Store

To pick up today

Free

  • Shiprocket from Air

Our courier will deliver to the specified address

3-4 Days

139

  • Shiprocket from Surface

courier will deliver to the specified address

5-7 Days

90

  • Warranty 1 year
  • Free 30-Day returns

Payment Methods:

Description

The 74HC109 is a dual positive edge triggered JK flip-flop featuring individual nJ and nK inputs. It has clock (nCP) inputs, set (nSD) and reset (nRD) inputs and complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The nJ and nK inputs control the state changes of the flip-flops as described in the mode select function table. The nJ and nK inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by connecting the nJ and nK inputs together. Inputs include clamp diodes. It enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. 

Features:-

? Input levels: 

? For 74HC109: CMOS level 

? For 74HCT109: TTL level 

? J and K inputs for easy D-type flip-flop 

? Toggle flip-flop or “do nothing” mode 

? Specified in compliance with JEDEC standard no. 7A 

? ESD protection: 

? HBM JESD22-A114F exceeds 2000 V  

? MM JESD22-A115-A exceeds 200 V 

? Multiple package options 

? Specified from -40 ?C to +85 ?C and from -40 ?C to +125 ?C 

Specification:-

Symbol Parameter Min Max Unit
VCC Supply Voltage -0.5 7 V
IIK Input Clamping Current ?20  mA
IOK Output Clamping Current ?20  mA
IOK Output Current ?25 mA
ICC Supply Current 50 mA
IGND Ground Current -50 mA
Tstg Storage Temperature -65 150 ?C
Ptot Total Power Dissipation 500 mW


Related Document:-

74HC109 SMD Data Sheet

Additional information

Operating voltage

2.5 3.0V

Pixel Resolution

0.3MP

Photosensitive array

640 x 480

Optical Size

1.6 inch

Angel of view

67 degrees

Maximum Frame Rate

30fps VGA

Sensitivity

1.3V/(Lux-sec)

Dormancy

Less than 20A

Power consumption

60mW/15fpsVGA YUV

Temperature operation Range

-30 C ~ 70 C

Pixel area

3.6 x 3.6 m

Signal to noise ratio (SNR)

46 dB

Dynamic range

52 dB

Specification

Customer Reviews

0 reviews
0
0
0
0
0

There are no reviews yet.

Be the first to review “74HC109 IC – (SMD Package) – Dual J-K Positive-Edge-Triggered Flip-Flops IC (74109 IC)”

Your email address will not be published. Required fields are marked *

1 2 3 4 5
1 2 3 4 5
1 2 3 4 5