74HC40103 IC – (SMD Package) – 8-Bit Synchronous Binary Down Counter IC (7440103)

74HC40103 8-Bit Synchronous Binary Down Counter IC (7440103) DIP-16 Package

SKU: RW-02677

Apple Shopping Event

Hurry and get discounts on all Apple devices up to 20%

Sale_coupon_15

69.62

Inclusive of GST

0 People watching this product now!
  • Pick up from the Robotwala Store

To pick up today

Free

  • Shiprocket from Air

Our courier will deliver to the specified address

3-4 Days

139

  • Shiprocket from Surface

courier will deliver to the specified address

5-7 Days

90

  • Warranty 1 year
  • Free 30-Day returns

Payment Methods:

Description

74HC40103 8-Bit Synchronous Binary Down Counter IC (7440103) DIP-16 Package

The 74HC40103 is a high-speed Si-gate CMOS device and are pin compatible with the 40103 of the 4000B series. The 74HC40103 is specified in compliance with JEDEC standard no. 7A. The 74HC40103 consists of an 8-bit synchronous down counter with a single output which is active when the internal count is zero. The 74HC40103 contains a single 8-bit binary counter and has control inputs for enabling or disabling the clock (CP), for clearing the counter to its maximum count and for presetting the counter either synchronously or asynchronously. All control inputs and the terminal count output (TC) are active-LOW logic .In normal operation, the counter is decremented by one count on each positive-going transition of the clock (CP). Counting is inhibited when the terminal enable input (TE) is HIGH. The terminal count output (TC) goes LOW when the count reaches zero if TE is LOW, and remains LOW for one full clock period. When the synchronous preset enable input (PE) is LOW, data at the jam input (P0 to P7) is clocked into the counter on the next positive-going clock transition regardless of the state of TE. When the asynchronous preset enable input (PL) is LOW, data at the jam input (P0 to P7) is asynchronously forced into the counter regardless of the state of PE, TE, or CP. The jam inputs (P0 to P7) represent a single 8-bit binary word. When the master reset input (MR) is LOW, the counter is asynchronously cleared to its maximum count (decimal 255) regardless of the state of any other input. If all control inputs except TE are HIGH at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 256 clock pulses long. The 74HC40103 may be cascaded using the TE input and the TC output, in either a synchronous or ripple mode


Features:-

  • Cascadable
  • Synchronous or asynchronous preset
  • Low-power dissipation
  • Complies with JEDEC standard no. 7A
  • ESD protection:
  • HBM EIA/JESD22-A114-B exceeds 2000 V
  • MM EIA/JESD22-A115-A exceeds 200 V.
  • Multiple package options
  • Specified from ?40 ?C to +80 ?C and from ?40 ?C to +125 ?C.


Symbol

Parameter

Min

Max

Unit

VCC

Supply Voltage

 -0.5

 +7

V

IIK

input diode current

 –

 +20

mA

Iok

output diode current

  – 

 +20

mA

IO

output source or sink current

 –

  +25 

mA

Tamb

ambient temperature

 –

+50

mA

IGND

ground current

 –

 +50

mA

Tstg

storage temperature

 -65

 +150

?C

Ptot

total power dissipation

        -40

   +125   

?C


Package Includes:-

1 X 74HC40103 IC – (SMD Package) – 8-Bit Synchronous Binary Down Counter IC (7440103)

Additional information

Operating voltage

2.5 3.0V

Pixel Resolution

0.3MP

Photosensitive array

640 x 480

Optical Size

1.6 inch

Angel of view

67 degrees

Maximum Frame Rate

30fps VGA

Sensitivity

1.3V/(Lux-sec)

Dormancy

Less than 20A

Power consumption

60mW/15fpsVGA YUV

Temperature operation Range

-30 C ~ 70 C

Pixel area

3.6 x 3.6 m

Signal to noise ratio (SNR)

46 dB

Dynamic range

52 dB

Specification

Customer Reviews

0 reviews
0
0
0
0
0

There are no reviews yet.

Be the first to review “74HC40103 IC – (SMD Package) – 8-Bit Synchronous Binary Down Counter IC (7440103)”

Your email address will not be published. Required fields are marked *

1 2 3 4 5
1 2 3 4 5
1 2 3 4 5