CD4029 Binary Decade Up-Down Counter IC DIP-16 Package

CD4029 consists of a four-stage binary or BCD-decade up/ down counter with provisions for look-ahead carry in both counting modes. The inputs consist of a single CLOCK, CARRY-IN (CLOCK ENABLE), BINARY/DECADE, UP/DOWN, PRESET ENABLE, and four individual JAM signals. Q1, Q2, Q3, Q4 and a CARRY OUT signal are provided as outputs.

SKU: RW-02309

Apple Shopping Event

Hurry and get discounts on all Apple devices up to 20%

Sale_coupon_15

41.30

Inclusive of GST

0 People watching this product now!
  • Pick up from the Robotwala Store

To pick up today

Free

  • Shiprocket from Air

Our courier will deliver to the specified address

3-4 Days

139

  • Shiprocket from Surface

courier will deliver to the specified address

5-7 Days

90

  • Warranty 1 year
  • Free 30-Day returns

Payment Methods:

Description

CD4029 consists of a four-stage binary or BCD-decade up/ down counter with provisions for look-ahead carry in both counting modes. The inputs consist of a single CLOCK, CARRY-IN (CLOCK ENABLE), BINARY/DECADE, UP/DOWN, PRESET ENABLE, and four individual JAM signals. Q1, Q2, Q3, Q4 and a CARRY OUT signal are provided as outputs.

A high PRESET ENABLE signal allows information on the JAM INPUTS to preset the counter to any state asynchronously with the clock. A low on each JAM line, when the PRESET-ENABLE signal is high, resets the counter to its zero count. The counter is advanced one count at the positive transition of the clock when the CARRY-IN and PRE-SET ENABLE signals are low. Advancement is inhibited when the CARRY-IN or PRESET ENABLE signals are high. The CARRY-OUT signal is normally high and goes low when the counter reaches its maximum count in the UP mode or the minimum count in the DOWN mode provided the CARRY-IN signal is low. The CARRY-IN signal in the low state can thus be considered a CLOCK ENABLE.

The CARRY-IN terminal must be connected to VSS when not in use. Binary counting is accomplished when the BINARY/DECADE input is high; the counter counts in the decade mode when the BINARY/DECADE input is low. The counter counts up when the UP/DOWN input is high, and down when the UP/DOWN input is low. Multiple packages can be connected in either a parallel clocking or a ripple-clocking arrangement as shown in Figure 17. Parallel clocking provides synchronous control and hence faster response from all counting outputs. Ripple-clocking allows for longer clock input rise and fall times. The CD4029 is supplied in these 16-lead outline packages: Braze Seal DIP H4X Frit Seal DIP H1F Ceramic Flatpack H6W.


Features:-

 ? High-Voltage Type (20V Rating) 

? Medium Speed Operation: 8MHz (Typ.) at CL = 50pF and VDD – VSS = 10V ? Multi-Package Parallel Clocking for Synchronous High Speed Output Response or Ripple Clocking for Slow Clock Input Rise and Fall Times 

? ?Preset Enable? and Individual ?Jam? Inputs Provided ? Binary or Decade Up/Down Counting 

? BCD Outputs in Decade Mode 

? 100% Tested for Maximum Quiescent Current at 20V 

? 5V, 10V and 15V Parametric Ratings

 ? Standardized Symmetrical Output Characteristics 

? Maximum Input Current of 1?A at 18V Over Full Package-Temperature Range; 100nA at 18V and +25oC 

? Noise Margin (Over Full Package Temperature Range): – 1V at VDD = 5V – 2V at VDD = 10V – 2.5V at VDD = 15V 

? Meets All Requirements of JEDEC Tentative Standards No. 13B, ?Standard Specifications for Description of ?B? Series CMOS Device?s .


Specifications:-

Parameter Specification
Part number CD4029BMS
DC Supply Voltage Range, (VDD)  -0.5V to +20V
Input Voltage Range, All Inputs  -0.5V to VDD +0.5V
DC Input Current, Any One Input  ?10mA
Operating Temperature Range  -55?C to +125?C
Storage Temperature Range (TSTG)  -65?C to +150?C
Lead Temperature (During Soldering)  +265?C


(For more detailed specification refer Data Sheet)


Related Document:-

 CD4029 IC Datasheet

Additional information

Operating voltage

2.5 3.0V

Pixel Resolution

0.3MP

Photosensitive array

640 x 480

Optical Size

1.6 inch

Angel of view

67 degrees

Maximum Frame Rate

30fps VGA

Sensitivity

1.3V/(Lux-sec)

Dormancy

Less than 20A

Power consumption

60mW/15fpsVGA YUV

Temperature operation Range

-30 C ~ 70 C

Pixel area

3.6 x 3.6 m

Signal to noise ratio (SNR)

46 dB

Dynamic range

52 dB

Specification

Customer Reviews

0 reviews
0
0
0
0
0

There are no reviews yet.

Be the first to review “CD4029 Binary Decade Up-Down Counter IC DIP-16 Package”

Your email address will not be published. Required fields are marked *

1 2 3 4 5
1 2 3 4 5
1 2 3 4 5