Electronic Components

74LS273 IC – (SMD Package) Octal D-type Flip-Flop with Reset IC (74273 IC)

34.22
These monolithic, positive-edge-triggered flipflops utilize TTL circuitry to implement D-type flip-flop logic with a direct clear input. Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect ar the output. These flip-flops are guaranteed to respond to clock frequencies ranging form 0 to 30 megahertz while maximum clock frequency is typically 40 megahertz. Typical power dissipation is 39 milliwatts per flip-flop for the ?273 and 10 milliwatts for the ?LS273.

74LS273 Octal D-type Flip-Flop with Reset IC (74273) DIP-20 Package

53.10
These monolithic, positive-edge-triggered flipflops utilize TTL circuitry to implement D-type flip-flop logic with a direct clear input. Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect ar the output. These flip-flops are guaranteed to respond to clock frequencies ranging form 0 to 30 megahertz while maximum clock frequency is typically 40 megahertz. Typical power dissipation is 39 milliwatts per flip-flop for the ?273 and 10 milliwatts for the ?LS273.

74LS280 9-Bit Odd-Even Parity Generator Checker IC (74280) DIP-14 Package

40.12
The 74LS280 IC designed as a Universal 9-Bit Parity Generator /Checker. These IC provides odd/ even outputs to facilitate either odd or even parity. By cascading, the word length is easily expanded. The 74LS280 IC operates at a wide range of working voltage, a wide range of working conditions. And directly interfaces with CMOS, NMOS, and TTL. The output of the IC always comes in TTL which makes it quite easy to function with other TTL devices and microcontrollers. The IC 74LS280 comes as smaller in size and offers much faster speed which makes it highly reliable in every kind of device.

74LS280 IC – (SMD Package) 9-Bit Odd-Even Parity Generator Checker IC (74280 IC)

46.02
The 74LS280 IC designed as a Universal 9-Bit Parity Generator /Checker. These IC provides odd/ even outputs to facilitate either odd or even parity. By cascading, the word length is easily expanded. The 74LS280 IC operates at a wide range of working voltage, a wide range of working conditions. And directly interfaces with CMOS, NMOS, and TTL. The output of the IC always comes in TTL which makes it quite easy to function with other TTL devices and microcontrollers. The IC 74LS280 comes as smaller in size and offers much faster speed which makes it highly reliable in every kind of device.

74LS290 4-Bit Binary Ripple Counter IC (74290) DIP-14 Package

46.02
The 74LS290 are high-speed 4-bit ripple type counters partitioned into two sections. Each counter has a divide-by-two section and either a divide-by-five (LS290) or divide-by-eight (LS293) section which are triggered by a HIGH-to-LOW transition on the clock inputs. Each section can be used separately or tied together (Q to CP)to form BCD, Bi-quinary, or Modulo-16 counters. Both of the counters have a 2-input gated Master Reset (Clear), and the LS290 also has a 2-input gated Master Set (Preset 9).

74LS290 IC – (SMD Package) 4-Bit Binary Ripple Counter IC (74290 IC)

53.10
The 74LS290 are high-speed 4-bit ripple type counters partitioned into two sections. Each counter has a divide-by-two section and either a divide-by-five (LS290) or divide-by-eight (LS293) section which are triggered by a HIGH-to-LOW transition on the clock inputs. Each section can be used separately or tied together (Q to CP)to form BCD, Bi-quinary, or Modulo-16 counters. Both of the counters have a 2-input gated Master Reset (Clear), and the LS290 also has a 2-input gated Master Set (Preset 9).

74LS298 IC – (SMD Package) Quad 2-Input Multiplexer IC (74298 IC)

64.90
The 74LS298 is a Quad 2-Port Register. It is the logical equivalent of a quad 2-input multiplexer followed by a quad 4-bit edge-triggered register. A Common Select input selects between two 4-bit input ports (data sources.) The selected data is transferred to the output register synchronous with the HIGH to LOW transition of the 

74LS298 Quad 2-Input Multiplexer IC (74298) DIP-16 Package

53.10
The 74LS298 is a Quad 2-Port Register. It is the logical equivalent of a quad 2-input multiplexer followed by a quad 4-bit edge-triggered register. A Common Select input selects between two 4-bit input ports (data sources.) The selected data is transferred to the output register synchronous with the HIGH to LOW transition of the 

74LS299 8-Input Universal Shift/Storage Register IC (74299) DIP-20 Package

41.30
The 74LS299 is an 8-bit universal shift/storage register with 3-STATE outputs. Four modes of operation are possible: hold (store), shift left, shift right and load data. The parallel load inputs and flip-flop outputs are multiplexed to reduce the total number of package pins. Separate outputs are provided for flip-flops Q0 and Q7 to allow easy cascading. A separate active LOW Master Reset is used to reset the register

74LS299 IC – (SMD Package) 8-Input Universal Shift/Storage Register IC (74299 IC)

64.90
The 74LS299 is an 8-bit universal shift/storage register with 3-STATE outputs. Four modes of operation are possible: hold (store), shift left, shift right and load data. The parallel load inputs and flip-flop outputs are multiplexed to reduce the total number of package pins. Separate outputs are provided for flip-flops Q0 and Q7 to allow easy cascading. A separate active LOW Master Reset is used to reset the register

74LS31 Hex Delay Line Generator IC (7431) DIP-16 Package

29.50
These LS31 delay elements are intended to provide well-defined delays across both temperature and VCC ranges. Used in cascade, a limitless range of delay gating is possible. All inputs are PNP with IL MAX of -0.2 mA. Gates 1, 2, 5, and 6 have standard Low-Power Schottky output sink current capability of 4 and 8 mA IOL Buffers 3 and 4 are rated at 12 and 24 mA. The 74LS31 is characterized for operation from 0?C to 70?C

74LS31 IC – (SMD Package) Hex Delay Line Generator IC (7431 IC)

29.50
These LS31 delay elements are intended to provide well-defined delays across both temperature and VCC ranges. Used in cascade, a limitless range of delay gating is possible. All inputs are PNP with IL MAX of -0.2 mA. Gates 1, 2, 5, and 6 have standard Low-Power Schottky output sink current capability of 4 and 8 mA IOL Buffers 3 and 4 are rated at 12 and 24 mA. The 74LS31 is characterized for operation from 0?C to 70?C