Electronic Components

74LS10 IC – (SMD Package) – Triple 3-Input NAND Gates IC (7410 IC)

40.12
The 74LS10 devices contain three independent 3-input NAND gates. The 74LSI0 is characterized for operation from O ?C to 70 ?C.

74LS10 Triple 3-Input NAND Gate IC (7410 IC) DIP-14 Package

16.52
The 74LS10 contains three independent gates each of which performs the logic NAND function.

74LS109 Dual J-K Positive Edge-Triggered Flip-Flop IC (74109 IC) DIP-16 Package

44.84
The 74LS109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset or clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together. 

74LS109 IC – (SMD Package) Dual J-K Positive Edge-Triggered Flip-Flop IC (74109 IC)

28.32
The 74LS109 devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset or clear inputs sets or resets the outputs regardless of the levels of the other inputs. When preset and clear are inactive (high), data at the J and K inputs meeting the setup time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K and tying J high. They also can perform as D-type flip-flops if J and K are tied together. The 74LS109 is characterized for operation from 0?C to 70?C. The feature of 74LS109 is a package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs

74LS11 IC – (SMD Package) – Triple 3-Input AND Gate IC (7411 IC)

21.24
The 74LS11 devices contain three independent 3-input NAND gates. The 74LSI1 is characterized for operation from O ?C to 70 ?C.

74LS11 Triple 3-Input AND Gate IC (7411 IC) DIP-14 Package

25.96
The 74LS11 contains three independent gates each of which performs the logic AND function.

74LS12 IC – (SMD Package) Triple 3-Input Positive NAND Gate IC (7412 IC)

29.50
The 74LS12 Triple 3-Input Positive NAND Gates With Collector Outputs contains three 3 input independent gates each of which performs the positive logic NAND function. 74LS12 IC can be soldered directly to the circuit board or can be mounted on a 14 pin IC base. 74LS12 Triple 3-Input Positive NAND Gates With Collector Outputs circuit is designed such that the operation produced on the inputs of pin are (1 & 2 & 3 & 4 NAND 10 & 11 & 12 & 13) is produced on the pin 8 . Operating supply voltages to the IC can vary between 4.5V to 5V and to a maximum of 5.5V and the input logic levels to the device in ?0? (LOW) state is max. 0.7V and for ?1? (HIGH) state is min 2V.

74LS12 Triple 3-Input Positive NAND Gate IC (7412 IC) DIP-14 Package

23.60
74LS12 Triple 3-Input Positive NAND Gate IC (7412 IC) DIP-14 Package

74LS122 IC – (SMD Package) Retriggerable Monostable Multivibrator IC (74122 IC)

34.22
These dc triggered multivibrators feature pulse width control by three methods. The basic pulse width is programmed by selection of external resistance and capacitance values. The LS122 has an internal timing resistor that allows the circuits to be used with only an external capacitor. Once triggered, the basic pulse width may be extended by retriggering the gated low-level-active (A) or high-level-active (B) inputs, or be reduced by use of the overriding clear.

74LS122 Retriggerable Monostable Multivibrator IC (74122) DIP-14 Package

40.12
These dc triggered multivibrators feature pulse width control by three methods. The basic pulse width is programmed by selection of external resistance and capacitance values. The LS122 has an internal timing resistor that allows the circuits to be used with only an external capacitor. Once triggered, the basic pulse width may be extended by retriggering the gated low-level-active (A) or high-level-active (B) inputs, or be reduced by use of the overriding clear.

74LS123 Dual Retriggerable Monostable Multivibrator IC (74123 IC) DIP-16 Package

22.42
74LS123 is a 16 Pin Dual Retriggerable Monostable Multivibrator IC having 4.75V to 5.25V Operating Voltage with output current as 8mA.  It can generate output pulses from a few nano-seconds to extremely long duration up to 100% duty cycle. It contains internal timing resistors that allow the circuits to be used with only an external capacitor.

74LS125 IC – (SMD Package) Quad Tri-state Buffer IC (74125 IC)

28.32
This device contains four independent gates each of which performs a non-inverting buffer function. The outputs have the 3-STATE feature. When enabled, the outputs exhibit the low impedance characteristics of a standard LS output with additional drive capability to permit the driving of bus lines without external resistors. When disabled, both the output transistors are turned off presenting a high-impedance state to the bus line. Thus the output will act neither as a significant load nor as a driver. To minimize the possibility that two outputs will attempt to take a common bus to opposite logic levels, the disable time is shorter than the enable time of the outputs.